Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.
About the Role
We are seeking a Senior Principal Physical Design Engineer to lead and innovate in the physical implementation of our next-generation AI connectivity silicon. In this role, you’ll take ownership of RTL-to-GDSII flows for complex SoCs and IPs, solve the most challenging implementation problems at advanced nodes (2nm, 3nm, 5nm), and mentor engineers across the global design team.
This position offers the opportunity to make a significant technical and strategic impact on our silicon platforms as we scale to meet the demands of AI workloads in cloud and hyperscale environments.
Key Responsibilities
Required Qualifications
Preferred Qualifications
We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.
Please mention you found this job on AI Jobs. It helps us get more startups to hire on our site. Thanks and good luck!
Be the first to apply. Receive an email whenever similar jobs are posted.
Understand the required skills and qualifications, anticipate the questions you may be asked, and study well-prepared answers using our sample responses.
Design Engineer Q&A's