Lightmatter is hiring a

Staff /Sr. Staff Design Verification Engineer (Boston and Mountain View)

Mountain View, United States
Full-Time

Sr. Staff Design Verification Engineer

Lightmatter builds chips that enable extreme-scale artificial intelligence computing clusters. If you're a collaborative engineer or scientist who has a passion for innovation, solving challenging technical problems, and doing impactful work like building the world's first optical computers, consider joining the team at Lightmatter!

As a Design Verification Engineer at Lightmatter, you will find yourself at the heart of a dynamic, interdisciplinary team. Your role will involve close collaboration with our digital design experts, using UVM testbench techniques to rigorously verify their designs. Your responsibilities will include working alongside photonic and analog designers, gaining a deep understanding of their innovative designs, and applying Real Number Modeling (RNM) and AMS verification methods. This critical function ensures the integrity of their work. We are hiring Design Verification Engineers at multiple levels.

Your interaction with the Architecture team will be crucial in comprehending system requirements and spearheading performance verification. This role offers a unique platform to enhance your skills across a spectrum of areas including UVM, AMS modeling, mixed-signal verification, formal verification, emulation, and both performance modeling and verification.

Responsibilities

  • Engage collaboratively with teams specializing in digital, photonics, and analog design to develop comprehensive test plans.
  • Design and implement UVM testbenches for both subsystem-level and full-chip verification. This includes debugging testbenches, resolving issues, achieving high coverage, and overseeing the final sign-off on Design Verification (DV).
  • Develop Real Number Models (RNM) for photonics and analog circuits, conduct AMS verification in conjunction with UVM, and ensure precise model representation. Contribute significantly to the development of the Golden Reference Model (GRM) for design verification. Play an integral role in the execution of emulation and formal verification for DV purposes.

Requirements

  • Bachelor’s degree in Electrical Engineering, Computer Engineering, a related field, or equivalent experience
  • 8 - 15 years of design verification and SystemVerilog experience
  • 2+ years of experience in python
  • Expertise in developing with the UVM library
  • Experience with simulators such as Xcelium, ModelSim, Questa, or VCS

Preferred Qualifications

  • Master’s degree or higher in Electrical Engineering, Computer Engineering, a related field, or equivalent experience with 6 - 12 years of relevant experience
  • Experience with AMS verification
  • Strong problem solver, communicator, and team player

Benefits

  • Comprehensive Health Care Plan (Medical, Dental & Vision)
  • 401k matching
  • Life Insurance (Basic, Voluntary & AD&D)
  • Generous Time Off (Vacation, Sick & Public Holidays)
  • Paid Family Leave
  • Short Term & Long Term Disability
  • Training & Development
  • Flexible, hybrid workplace model
  • Stock Option Plan
  • Commuter Benefit (pre-tax)

We offer competitive compensation. The base salary range for this role, inclusive of all US locations, is $160,000 to $240,000. Your base salary will be determined based on location, experience, educational background, and market data.

Lightmatter recruits, employs, trains, compensates, and promotes regardless of race, religion, color, national origin, sex, disability, age, veteran status, and other protected status as required by applicable law.

Apply for this job

Please mention you found this job on AI Jobs. It helps us get more startups to hire on our site. Thanks and good luck!

Get hired quicker

Be the first to apply. Receive an email whenever similar jobs are posted.

Ace your job interview

Understand the required skills and qualifications, anticipate the questions you may be asked, and study well-prepared answers using our sample responses.

Engineer Q&A's
Report this job
Apply for this job